# Characteristics of Aligned Carbon Nanofibers for Interconnect Via Applications

Quoc Ngo, Alan M. Cassell, Alexander J. Austin, Jun Li, Shoba Krishnan, *Member, IEEE*, M. Meyyappan, *Fellow, IEEE*, and Cary Y. Yang, *Fellow, IEEE* 

Abstract—Electrical properties of plasma-enhanced chemical vapor deposited carbon nanofibers (CNFs) are characterized with measurements over a broad temperature range (4–300 K). Temperature-dependent measurements of CNF via resistivity reveal a behavior resembling the mixture of graphite a-axis and c-axis transport mechanisms. For the first time, temperature-dependent characteristics of CNFs are measured and modeled based on previously developed models for electron conduction in graphite. Reliability measurements are performed to demonstrate the robust electrical and thermal properties of CNF vias for next-generation on-chip-interconnect designs.

Index Terms—Carbon nanofiber (CNF), interconnect, via.

### I. INTRODUCTION

▲ ARBON NANOFIBERS (CNFs) and carbon nanotubes (CNTs) have been investigated as candidate materials to replace or augment the existing copper-based technologies for on-chip interconnects. The basis for these studies is a derivative of their robust thermal [1], electrical [2]–[5], and mechanical [6] properties, in addition to their high-aspect ratio. The need to find alternative interconnect materials is imperative as copper resistivity is rapidly increasing with decreasing linewidth, inevitably causing latency issues due to both line resistance [7], [8] and load capacitance [3]. Perhaps the most troublesome issue with the current state-of-the-art copper interconnects is the reliability concern due to electromigration [9]. In addition, processing difficulties in terms of etching ideal via sidewall profiles and void-free filling of copper will be exacerbated with the decreasing linewidth. Initial electrical characterization results, using carbon-based nanostructures for interconnect applications, have been demonstrated [2], [4], [10], [11], providing encouraging trends for their implementation in nextgeneration circuit integration schemes. A novel processing paradigm shift, using a bottom-up approach for interconnect fabrication [4], [12], provides a viable alternative to the copper damascene process and can be applied to features in the sub-20-nm regime. Vertically aligned, freestanding CNF arrays

Manuscript received December 1, 2005; revised January 16, 2006. The review of this letter was arranged by Editor S. Kawamura.

Q. Ngo is with the Center for Nanostructures, Santa Clara University, Santa Clara, CA 95050 USA, and with the Center for Nanotechnology, National Aeronautics and Space Administration (NASA) Ames Research Center, Moffet Field, CA 95050 USA.

A. M. Cassell, J. Li, and M. Meyyappan are with the Center for Nanotechnology, NASA Ames Research Center, Moffett Field, CA 94035 USA (e-mail: jli@mail.arc.nasa.gov).

A. J. Austin, S. Krishnan, and C. Y. Yang are with the Center for Nanostructures, Santa Clara University, Santa Clara, CA 95050 USA.

Digital Object Identifier 10.1109/LED.2006.870865



Fig. 1. (a) As-grown vertically aligned CNF array. (b) CNF array embedded in SiO<sub>2</sub> for temperature-dependent measurement. (c) STEM image of single CNF showing stacked-cone morphology. (d) TEM image of single CNT showing well-ordered graphite sheets parallel to the tube axis [13].

[Fig. 1(a)] are embedded in SiO<sub>2</sub> for structural rigidity and electrical isolation. The resulting structure used for the current-voltage (I-V) measurements is shown in Fig. 1(b). Fig. 1(c) shows the cross-sectional scanning transmission electron microscope (STEM) image of a single CNF exhibiting the stacked-cone morphology typical of nanofibers grown using our plasma-enhanced chemical vapor deposited (PECVD) process. The alignment of each graphite sheet is not parallel to the nanofiber axis. In contrast, Fig. 1(d) shows a multiwall CNT synthesized by an arc discharge where each graphite sheet is parallel to the tube axis [13]. The morphology and alignment of these graphitic layers define the key difference between CNFs and CNTs. Despite their defective morphology, CNFs exhibit advantages over multiwall CNTs in manufacturability because of lower growth temperatures and superior vertica 1 alignment. Our recent work demonstrates a significant improvement in the PECVD growth process enabling the growth of CNFs with microstructure approaching multiwalled carbon nanotubes using an optimized catalyst [14]. In Section II, the conduction mechanisms for both CNFs and CNTs are discussed in terms of basal plane (a-axis) and normal to basal plane



Fig. 2. Room-temperature reliability measurement of CNF via at  $J_{\text{ave}} = 1 \times 10^7 \text{ A/cm}^2$ . Inset: current and differential conductance versus voltage for the CNF via following 180 h of continuous stress at a constant voltage of 1.5 V.

(*c*-axis) graphite conduction. The effects of these intrinsic properties on electrical conductance, reliability, and contact resistance are also discussed in this letter. These results provide guidance on how to improve CNF quality and contact interface engineering to approach the desired performance metrics of state-of-the-art copper technology.

## II. CNF VIAS

The via structures studied here were fabricated using bottomup techniques described in [4] and [12]. The metal stack used for nickel-catalyzed-CNF growth consists of a thin Ti adhesion layer (30 nm), followed by a 35-nm layer of Ni deposited by ion-beam sputtering. Following PECVD of the CNF array, producing CNFs of 50–100 nm in diameter and 4  $\mu$ m in length, tetraethylorthosilicate CVD is used to fill the gaps of the interstitial spaces between the individual CNFs with SiO<sub>2</sub> for mechanical stability and electrical isolation [Fig. 1(b)]. Subsequent mechanical polishing leaves CNF tips protruding above the planar SiO<sub>2</sub> surface by approximately 30–50 nm [4]. The exposed tips are metallized with a contact pad (20 nm Ti/40 nm Pt) formed using ion-beam sputtering at an 8-kV accelerating voltage resulting in a 4- $\mu$ A beam current.

The state-of-the-art copper via technology is susceptible to reliability failures when carrying high current density  $(> 10^6 \text{ A/cm}^2)$  due to electromigration. Nanoscale carbon structures are an attractive option to alleviate the electromigration issue, as demonstrated in previous studies [10], [11], [15]. A key metric in measuring the reliability for on-chip interconnects is current-carrying capacity [16]. In this paper, CNF vias are electrically stressed by passing high current density through the via and monitoring the time-depenent electrical characteristics. We demonstrate that CNF vias can exceed the current density goal set by the International Technology Roadmap for Semiconductors (ITRS) for the year 2009 [16] by almost a full order of magnitude. Using current sensing atomic force microscopy (CSAFM) [2], [4], 23 discrete CNFs are determined to be in the 7- $\mu$ m<sup>2</sup> measured area. At a constant voltage of 1.5 V resulting in an average current of 82 mA, the



Fig. 3. Resistivity versus temperature for Ni-catalyzed-CNF-array via. Modeling of *a*-axis and *c*-axis components of conduction exhibits the dominant electron-conduction mechanism for different temperature regimes. *a*-axis and *c*-axis conduction components are from (1).

calculated average current density is  $1 \times 10^7$  A/cm<sup>2</sup>. Fig. 2 shows a negligible change in the current density with time during the 180-h measurement period, demonstrating electrical integrity of both the CNFs and junctions between the nanofibers and metal contacts. The inset of Fig. 2 shows the I-V characteristics of a CNF-array via (under an  $18 \times 18 \ \mu m$ contact pad), showing no anomalous behavior following the stress measurement.

The typical resistance measured for a single Ni-catalyzed CNF at room temperature is  $13.0 \pm 3.0 \text{ k}\Omega$  for 50-nm diameter CNFs using both CSAFM and a bulk measurement technique [2], approximately 30 times smaller than our original measurements [4] after optimization of CNF synthesis and metal-contact formation. Since a 4- $\mu$ m-tall via with such small lateral dimensions would not be used in practice, we can expect, based on previous studies [17], that the fiber resistance would be much less for a submicrometer via in sub-45-nm technology nodes.

Novel integration schemes can also be developed to significantly improve the performance. An integration scheme, suitable for carbon-based on-chip interconnects adopted in a recent study, makes use of bundles of small-diameter CNTs in parallel to reduce the overall resistance [11]. One can also make use of parallel conducting channels within multiwall CNTs, as demonstrated in [18], [19]. To understand the intrinsic limit of the conductivity related to the electron transport mechanism, we carried out a series of temperature-dependent resistivity measurements from  $\sim$  4 to 300 K on Ni-catalyzed CNFs. The result obtained from this measurement (Fig. 3) is typical of carbon microfibers that have near-zero bandgaps [20]. However, it deviates from the model presented in [20] because of saturating resistivity at temperatures above 180 K, indicative of a metallike conduction. A plausible explanation is that the resistivity is affected by the CNF microstructure [Fig. 1(c)]. Since the CNF walls are not parallel to the axis, electron conduction cannot take place purely within the basal planes of graphite, as one would expect from a multiwall CNT. In the case of the CNT, one would expect purely an a-axis conduction, facilitating an efficient transport of electrons through the entire tube due to 1-D quantum confinement in the nanotube. The

combination of serial *a*-axis and *c*-axis conduction mechanisms contributes to the unique properties of temperature-dependent electron conduction in the CNF array. This behavior is also expected based on the previous studies of CNF electrical characteristics [5], [21]. To model this temperature-dependent behavior, we have combined two previously developed models for both *a*-axis [22] and *c*-axis resistivities [23]. Using the data from prior measurements of pure *a*-axis [24] and *c*-axis [23] graphite resistivities, the following model is implemented:

$$\rho(T) = \rho_0 + (\rho_a \sin^2 \theta) \exp\left(\frac{-E}{kT}\right) + (\rho_c \cos^2 \theta) \left(\frac{1}{gT^2 + \frac{b}{T^2 + c}}\right) \quad (1)$$

The activation energy (E) is extracted from the measured data in [24], while the fitting parameters q, b, and c are extracted from the data in [23]. The values for the saturation resistivity  $\rho_0$  $(0.0052 \ \Omega \cdot \text{cm}), a$ -axis resistivity parameter  $\rho_a (9.7 \times 10^{-4} \ \Omega \cdot \Omega)$ cm), c-axis resistivity parameter  $\rho_c$  (4.2 × 10<sup>-3</sup>  $\Omega \cdot$  cm), and effective CNF cone angle  $\theta(53.6^\circ)$  are treated as fitting parameters for (1). While the values extracted for a-axis and *c*-axis resistivities are higher than published values [25] by two orders of magnitude due to the defective CNF microstructure, the ratio  $\rho_a/\rho_c = 0.23$  is the same for the values extracted from (1) and graphite, thereby validating the model for this study. The effective cone angle extracted is consistent with the high-resolution transmission electron microscopy (TEM) characterization at the CNF base, where the electron conduction occurs primarily normal to the basal plane due to the large cone angle in that region [14].

In addition to using Ni as a catalyst material, Pd as a catalyst is also being explored due to the improved microstructure over Ni-catalyzed nanofibers, thus facilitating more efficient electron conduction [14]. Using a growth stack of Ti/Pt/Ti/Pd (20 nm/300 nm/20 nm/35 nm), CNFs are grown using the same PECVD conditions as the Ni-catalyzed process. The Pdcatalyzed-CNF structures characterized by the CSAFM technique exhibit a significantly lower resistance  $(9.0 \pm 1.6 \text{ k}\Omega)$ compared to Ni-catalyzed CNFs over many 50-nm-diameter structures measured. The lowest resistance value we have measured, thus far, is 5.8 k $\Omega$  for a single 21-nm diameter, 4- $\mu$ m long Pd-catalyzed CNF, corresponding to a resistivity of 50  $\mu\Omega$  · cm. This result is roughly equivalent to the electrical resistivity measured for basal plane (a-axis) graphite, ranging from 40–80  $\mu\Omega \cdot \text{cm}$  [22]. Comparing this to a model [26] scaled down from the current copper-interconnect technology, the CNF result, without future improvements, will not achieve the predicted 312  $\Omega$  for the 21-nm diameter 4- $\mu$ m-tall copper via. Improvements are certainly possible, as mentioned before, in growth processes, material quality, contact interface engineering, and developing novel-processing schemes. It also must be cautioned that the predicted ideal copper resistance is based on the assumption that the material does not undergo any major physical changes at such a small size, such as catastrophic failure due to electromigration, or additional resistance contributed by grain boundary scattering, sidewall roughness scattering, and voids. Scattering mechanisms in small-dimensioned copper

wires have been investigated [7], [8], and reliability has recently been the topic of experimental works [9]. The results of these studies lead to the conclusion that resistivity and reliability are the key parameters for downscaling of interconnect structures. The copperlike electromigration failure mode has not been observed for carbon-based structures as demonstrated in this paper and in [11], [15].

## **III.** CONCLUSION

In this letter, we have demonstrated the utility of CNF vias for on-chip-interconnect applications. The reliability and temperature-dependent conductance characteristics of these CNFs are compared to ITRS technologies for future technology nodes. These results support the viability for implementation of carbon nanostructures in future-generation on-chip-interconnect schemes.

### REFERENCES

- Q. Ngo, B. A. Cruden, A. M. Cassell, G. Sims, M. Meyyappan, J. Li, and C. Y. Yang, "Thermal interface properties of vertically-aligned carbon nanofiber arrays," *Nano Lett.*, vol. 4, no. 12, pp. 2403–2407, 2004.
- [2] Q. Ngo, D. Petranovic, S. Krishnan, A. M. Cassell, Q. Ye, J. Li, M. Meyyappan, and C. Y. Yang, "Electron transport through metalmultiwall carbon nanotube interfaces," *IEEE Trans. Nanotechnol.*, vol. 3, no. 2, pp. 311–317, Jun. 2004.
- [3] A. Naeemi, R. Savari, and J. D. Meindl, "Performance comparison between carbon nanotube and copper interconnects for gigascale integration," *IEEE Electron Device Lett.*, vol. 26, no. 2, pp. 84–86, Feb. 2005.
- [4] J. Li, Q. Ye, A. Cassell, H. T. Ng, R. Stevens, J. Han, and M. Meyyappan, "Bottom-up approach for carbon nanotube interconnects," *Appl. Phys. Lett.*, vol. 82, no. 15, pp. 2491–2493, Apr. 2003.
- [5] F. Kreupl, A. P. Graham, M. Liebau, G. S. Duesberg, R. Seidel, and E. Unger, "Carbon nanotubes for interconnect applications," in *IEDM Tech. Dig.*, San Francisco, CA, 2004, pp. 683–686.
- [6] C. Wei and D. Srivastava, "Nanomechanics of carbon nanofibers: Structural and elastic properties," *Appl. Phys. Lett.*, vol. 85, no. 12, pp. 2208–2210, Sep. 2004.
- [7] W. Steinhogl, G. Schindler, G. Steinlesberger, and M. Engelhardt, "Size-dependent resistivity of metallic wires in the mesoscopic range," *Phys. Rev. B, Condens. Matter*, vol. 66, no. 7, pp. 075414-1–075414-4, Aug. 2002.
- [8] W. Steinhogl, G. Schindler, G. Steinlesberger, M. Traving, and M. Engelhardt, "Comprehensive study of the resistivity of copper wires with lateral dimensions of 100 nm and smaller," *J. Appl. Phys.*, vol. 97, no. 2, pp. 023706-1–023706-7, 2005.
- [9] C. H. Shih, H. W. Su, C. J. Lin, T. Ko, C. H. Chen, J. J. Huang, S. W. Chou, C. H. Peng, C. H. Hsieh, M. H. Tsai, W. S. Shue, C. H. Yu, and M. S. Liang, "Direct plating of Cu on ALD TaN for 45 nm-node Cu BEOL metallization," in *IEDM Tech. Dig.*, San Francisco, CA, 2004, pp. 337–340.
- [10] F. Kreupl, A. P. Graham, G. S. Duesberg, W. Steinhogl, M. Liebau, E. Unger, and W. Honlein, "Carbon nanotubes in interconnect applications," *Microelectron. Eng.*, vol. 64, no. 1–4, pp. 399–408, Oct. 2002.
- [11] M. Nihei, A. Kawabata, D. Kondo, M. Horibe, S. Sato, and Y. Awano, "Electrical properties of carbon nanotube bundles for future via interconnects," *Jpn. J. Appl. Phys.*, vol. 44, no. 4A, pp. 1626–1628, 2005.
- [12] B. A. Cruden, A. M. Cassell, Q. Ye, and M. Meyyappan, "Reactor design consideration in the hot filament/direct current plasma synthesis of carbon nanofibers," J. Appl. Phys., vol. 94, no. 6, pp. 4070–4078, 2003.
- [13] S. Iijima, "Helical microtubules of graphitic carbon," *Nature*, vol. 354, no. 6348, pp. 56–58, Nov. 1991.
- [14] Y. Ominami, Q. Ngo, A. J. Austin, H. Yoong, C. Y. Yang, A. M. Cassell, B. A. Cruden, J. Li, and M. Meyyappan, "Structural characteristics of carbon nanofibers for on-chip interconnect applications," *Appl. Phys. Lett.*, vol. 87, no. 23, pp. 233105-1–233105-3, 2005.
- [15] B. Q. Wei, R. Vajtai, and P. M. Ajayan, "Reliability and currentcarrying capacity of carbon nanotubes," *Appl. Phys. Lett.*, vol. 79, no. 8, pp. 1172–1174, Aug. 2001.
- [16] International Technology Roadmap for Semiconductors (ITRS) 2004 Update. [Online]. Available: http://public.itrs.net

- [17] J. Gaillard, M. Skove, and A. M. Rao, "Mechanical properties of chemical vapor deposition-grown multiwalled carbon nanotubes," *Appl. Phys. Lett.*, vol. 86, no. 23, pp. 233109-1–233109-3, Jun. 2005.
- [18] M. Nihei, D. Kondo, A. Kawabata, S. Sato, H. Shioya, M. Sakaue, T. Iwai, M. Ohfuti, and Y. Awano, "Low-resistance multi-walled carbon nanotube vias with parallel channel conductance of inner shells," in *Proc. IITC*, San Francisco, CA, Jun. 6–8, 2005, pp. 234–236.
- [19] P. J. de Pablo, E. Graugnard, B. Walsh, R. P. Andres, S. Datta, and R. Reifenberger, "A simple, reliable technique for making electrical contact to multiwalled carbon nanotubes," *Appl. Phys. Lett.*, vol. 74, no. 2, pp. 323–325, Jan. 1999.
- [20] Y. Wang and J. J. Santiago-Aviles, "Low-temperature electronic properties of electrospun PAN-derived carbon nanofiber," *IEEE Trans. Nanotechnol.*, vol. 3, no. 2, pp. 221–224, Jun. 2004.
- [21] L. Zhang, D. Austin, V. I. Merkulov, A. V. Meleshko, K. L. Klein, M. A. Guillorn, D. H. Lowndes, and M. L. Simpson, "Four-

probe charge transport measurements on individual vertically aligned carbon nanofibers," *Appl. Phys. Lett.*, vol. 84, no. 20, pp. 3972–3974, May 2004.

- [22] B. T. Kelly, *Physics of Graphite*. London, U.K.: Applied Science, 1981.
- [23] C. Uher, R. L. Hockey, and E. Ben-Jacob, "Pressure dependence of the c-axis resistivity of graphite," *Phys. Rev. B, Condens. Matter*, vol. 35, no. 9, pp. 4483–4488, Mar. 1987.
- [24] S. Ono and K. Sugihara, "Theory of the transport properties in graphite," J. Phys. Soc. Jpn., vol. 21, no. 5, pp. 861–868, May 1966.
- [25] R. L. Powell and G. E Childs, *American Institute of Physics Handbook*. New York: McGraw-Hill, 1972.
- [26] F. Chen and D. Gardner, "Influence of line dimensions on the resistance of Cu interconnections," *IEEE Electron Device Lett.*, vol. 19, no. 12, pp. 508–510, Dec. 1998.